Preliminary
www.ti.com
Registers
2.4.9 DMM PAT View Mapping Base Address Register: DMM_PAT_VIEW_MAP_BASE
The MM PAT View Mapping Base Address register is shown and described in the figure and table below.
Figure 2-65. DMM_PAT_VIEW_MAP_BASE Register
31
30
0
BASEADDR
Reserved
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 2-19. DMM_PAT_VIEW_MAP_BASE Register Field Descriptions
Bit
Field
Value
Description
Type
31
BASEADDR
0
MSB of the PAT view mapping base address
R/W
30-0
Reserved
0
Reserved
R
2.4.10 DMM PAT End of Interrupt Register: DMM_PAT_IRQ_EOI
The DMM PAT End of Interrupt register is shown and described in the figure and table below. This register
is per-event raw interrupt status vector. The purpose is mostly for debug. Raw status is set even if the
related event is not enabled. Write 1 to set the (raw) status.
Figure 2-66. DMM_PAT_IRQ_EOI Register
31
30
29
28
27
26
25
24
ERR_LUT_
ERR_UPD_
ERR_UPD_
ERR_UPD_
ERR_INV_
ERR_INV_
FILL_LST3
FILL_DSC3
MISS3
DATA3
CTRL3
AREA3
DATA3
DSC3
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
23
22
21
20
19
18
17
16
ERR_LUT_
ERR_UPD_
ERR_UPD_
ERR_UPD_
ERR_INV_
ERR_INV_
FILL_LST2
FILL_DSC2
MISS2
DATA2
CTRL2
AREA2
DATA2
DSC2
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
15
14
13
12
11
10
9
8
ERR_LUT_
ERR_UPD_
ERR_UPD_
ERR_UPD_
ERR_INV_
ERR_INV_
FILL_LST1
FILL_DSC1
MISS1
DATA1
CTRL1
AREA1
DATA1
DSC1
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
7
6
5
4
3
2
1
0
ERR_LUT_
ERR_UPD_
ERR_UPD_
ERR_UPD_
ERR_INV_
ERR_INV_
FILL_LST0
FILL_DSC0
MISS0
DATA0
CTRL0
AREA0
DATA0
DSC0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 2-20. DMM_PAT_IRQ_EOI Register Field Descriptions
Bit
Field
Value
Description
Type
31
ERR_LUT_MISS3
0
Unexpected Access to a yet-to-be-refilled area event in area 3
R/W1S
30
ERR_UPD_DATA3
0
Data register update whilst refilling error event in area 3
R/W1S
29
ERR_UPD_CTRL3
0
Control register update whilst refilling error event in area 3
R/W1S
28
ERR_UPD_AREA3
0
Area register update whilst refilling error event in area 3
R/W1S
27
ERR_INV_DATA3
0
Invalid entry-table pointer error event in area 3
R/W1S
26
ERR_INV_DSC3
0
Invalid descriptor pointer error event in area 3
R/W1S
25
FILL_LST3
0
End of refill event for the last descriptor in area 3
R/W1S
24
FILL_DSC3
0
End of refill event for any descriptor in area 3
R/W1S
23
ERR_LUT_MISS2
0
Unexpected Access to a yet-to-be-refilled area event in area 2
R/W1S
391
SPRUGX9 – 15 April 2011
DMM/TILER
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...