0
GlitchLess
1
2
3
1/1 1/2 1/4 1/8 1/16
SYSCLKOUT_PRE
SYSCLK_OUT
main_pll_clock5
ddr_pll_clk1
video_pll_clk1
audio_pll_clk1
Preliminary
Device Clocking and Flying Adder PLL
www.ti.com
1.10.4 Clock Out
This device has one clockout output pin.
shows which clocks can be exported out on this pin.
The clock sources are muxed, divided and then passed through a clock gate.
As shown in
, there are 4 possible sources for clkout, one clock from each of the 4 PLLs. The
selected clock can be further divided by any ratio from 1 to 1/16 before going out on clkout pin. The
default selection is to select Main pll clock5, divider set to 1/1 and clock disabled. Refer
CM_CLKOUT_CTRL register in PRCM PRG for more details.
Figure 1-73. Clocks
198
Chip Level Resources
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...