Preliminary
www.ti.com
System MMU
1.4.5.2.17 MMU_READ_RAM
The MMU_READ_RAM register is shown in
and described in
Figure 1-41. MMU_READ_RAM
31
12
11
10
9
8
7
6
5
0
PHYSICALADDRESS
Reserved
ENDIANNESS
ELEMENTSIZE
MIXED
Reserved
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 1-39. MMU_READ_RAM Field Descriptions
Bit
Field
Value
Description
31-12
PHYSICALADDRESS
0-F
Physical address of the page.
FFFFh
11-10
Reserved
0
Reads return 0.
9
ENDIANNESS
Endianness of the page.
0
Little Endian.
1
Big endian.
8-7
ELEMENTSIZE
Element size of the page (8, 16, 32, no translation)
0
8-bits
1
16-bits
2h
32-bits
3h
No translation
6
MIXED
Mixed page attribute (use CPU element size).
0
Use TLB element size.
1
Use CPU element size.
5-0
Reserved
0
Reads return 0.
143
SPRUGX9 – 15 April 2011
Chip Level Resources
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...