Figure 10-6. Interrupt Flag Register (MIFR)
15
8
Reserved
R -0
7
6
5
4
3
2
1
0
INT8
INT7
INT6
INT5
INT4
INT3
INT2
INT1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 10-25. Interrupt Flag Register (MIFR) Field Descriptions
Bits
Name
Value
Description
15-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7
INT8
Task 8 Interrupt Flag
0
A task 8 interrupt is currently not flagged. (default)
1
A task 8 interrupt has been received and is pending execution.
6
INT7
Task 7 Interrupt Flag
0
A task 7 interrupt is currently not flagged. (default)
1
A task 7 interrupt has been received and is pending execution.
5
INT6
Task 6 Interrupt Flag
0
A task 6 interrupt is currently not flagged. (default)
1
A task 6 interrupt has been received and is pending execution.
4
INT5
Task 5 Interrupt Flag
0
A task 5 interrupt is currently not flagged. (default)
1
A task 5 interrupt has been received and is pending execution.
3
INT4
Task 4 Interrupt Flag
0
A task 4 interrupt is currently not flagged. (default)
1
A task 4 interrupt has been received and is pending execution.
2
INT3
Task 3 Interrupt Flag
0
A task 3 interrupt is currently not flagged. (default)
1
A task 3 interrupt has been received and is pending execution.
1
INT2
Task 2 Interrupt Flag
0
A task 2 interrupt is currently not flagged. (default)
1
A task 2 interrupt has been received and is pending execution.
0
INT1
Task 1 Interrupt Flag
0
A task 1 interrupt is currently not flagged. (default)
1
A task 1 interrupt has been received and is pending execution.
(1)
This register is protected by the dual code security module.
Control Law Accelerator (CLA)
716
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......