3.4.8.5 Digital Compare Capture Control (DCCAPCTL) Register
Figure 3-111. Digital Compare Capture Control (DCCAPCTL) Register
15
8
Reserved
R-0
7
2
1
0
Reserved
SHDWMODE
CAPE
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-60. Digital Compare Capture Control (DCCAPCTL) Register Field Descriptions
Bit
Field
Value
Description
15-2
Reserved
Reserved
1
SHDWMODE
TBCTR Counter Capture Shadow Select Mode
0
Enable shadow mode. The DCCAP active register is copied to shadow register on a TBCTR =
TBPRD or TBCTR = zero event as defined by the DCFCTL[PULSESEL] bit. CPU reads of the
DCCAP register will return the shadow register contents.
1
Active Mode. In this mode the shadow register is disabled. CPU reads from the DCCAP register will
always return the active register contents.
0
CAPE
TBCTR Counter Capture Enable/Disable
0
Disable the time-base counter capture.
1
Enable the time-base counter capture.
Enhanced Pulse Width Modulator (ePWM) Module
372
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......