Register 84: PWM0 Fault Status 1 (PWM0FLTSTAT1), offset 0x808
Register 85: PWM1 Fault Status 1 (PWM1FLTSTAT1), offset 0x888
Register 86: PWM2 Fault Status 1 (PWM2FLTSTAT1), offset 0x908
Register 87: PWM3 Fault Status 1 (PWM3FLTSTAT1), offset 0x988
Along with the
PWMnFLTSTAT0
register, this register provides status regarding the fault condition
inputs.
If the
LATCH
bit in the
PWMnCTL
register is clear, the contents of the
PWMnFLTSTAT1
register
are read-only (RO) and provide the current state of the digital comparator triggers.
If the
LATCH
bit in the
PWMnCTL
register is set, the contents of the
PWMnFLTSTAT1
register are
read / write 1 to clear (RW1C) and provide a latched version of the digital comparator triggers. In
this mode, the register bits are cleared by writing a 1 to a set bit. The contents of this register can
only be written if the fault source extensions are enabled (the
FLTSRC
bit in the
PWMnCTL
register
is set).
Note:
The fault status registers,
PWMnFLTSTAT0
and
PWMnFLTSTAT1
, reflect the status of all
fault sources, regardless of what fault sources are enabled for that particular generator.
PWMn Fault Status 1 (PWMnFLTSTAT1)
PWM0 base: 0x4002.8000
Offset 0x808
Type -, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
DCMP0
DCMP1
DCMP2
DCMP3
DCMP4
DCMP5
DCMP6
DCMP7
reserved
-
-
-
-
-
-
-
-
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.00
RO
reserved
31:8
Digital Comparator 7 Trigger
If the
PWMnCTL
register
LATCH
bit is clear, this bit represents the
current state of the Digital Comparator 7 trigger input.
If the
PWMnCTL
register
LATCH
bit is set, this bit represents a sticky
version of the trigger.
■
If
DCMP7
is set, the trigger transitioned to the active state previously.
■
If
DCMP7
is clear, the trigger has not transitioned to the active state
since the last time it was cleared.
■
The
DCMP7
bit is cleared by writing it with the value 1.
0
-
DCMP7
7
June 18, 2014
1742
Texas Instruments-Production Data
Pulse Width Modulator (PWM)