Register 22: Ethernet MAC Watchdog Timeout (EMACWDOGTO), offset 0x0DC
This register controls the watchdog counter for received frames.
Ethernet MAC Watchdog Timeout (EMACWDOGTO)
Base 0x400E.C000
Offset 0x0DC
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
PWE
reserved
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
WTO
reserved
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:17
Programmable Watchdog Enable
Description
Value
The watchdog timeout for a received frame is controlled by
setting the
WD
and
JE
bits in the
EMACCFG
register.
0
When the
WD
bit of the
EMACCFG
register is clear, the
WTO
field is used as a watchdog timeout for a received frame.
1
0
RW
PWE
16
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
15:14
Watchdog Timeout
When the
PWE
bit in the
EMACWDOGTO
register is set and the
WD
bit
of the
EMACCFG
register is clear, this field is used as a watchdog
timeout value for a received frame. If the length of a received frame
exceeds the value of this field, such frame is terminated and declared
an error frame.
Note:
When the
PWE
bit is set the value in this field should be more
than 1,522 (0x05F2). Otherwise, valid, tagged IEEE 802.3-
frames are declared as error frames and are dropped.
0
RW
WTO
13:0
1511
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller