7−2
•
Clears all the registers in the circuits
•
Purges the codec
•
Selects analog input A (RINA and LINA) and sets the input A active indicator (INPA) low
•
Initializes the equalization parameters to AllPass filters
•
Sets the digital audio interface to the I
2
S 18-bit mode
•
Sets the bass/treble to 0 dB
•
Sets the mixer gain to 0 dB SDIN1 and mutes both SDIN2 and analog-in
•
Sets the volume to –40 dB
•
Turns off all enhancement features (DRCE, etc.)
•
Reads the I
2
C address. If the address is 68h, the device reads its EEPROM. It is possible to load the
user-defined bass/treble data and break points (optional). If there is no data, the device loads default
bass/treble delta and break points from ROM.
•
If the address is 6Ah, the device puts the I
2
C interface in slave mode and waits for input.
7.2.3
Reset Circuit
Because the TAS3002 device has an internal power-on reset (POR), in many cases, additional components are not
needed to reset the device. It resets internally at approximately 80% of V
DD
.
In the case where the system power supplies are slow in reaching their final voltage or where there is a difference
in the time the system power supplies take to become stable, the TAS3002 reset can be delayed by a simple RC
circuit.
0.1
µ
F
DVDD
6
TAS3002
RESET
10 k
Ω
DVSS
Figure 7−1. TAS3002 Reset Circuit
The reset delay for the above circuit can be calculated by the simple equation:
t
rd
= 0.8RC + 400
µ
s
Where:
t
rd
= The delay before the TAS3002 device comes out of reset
C = Value of the capacitance from RESET (pin 6) to DV
SS
R = Value of the resistance from RESET (pin 6) to DV
DD
The circuit described in Figure 7−1 delays the start-up of the TAS3002 device approximately 1.2 ms.
When it is necessary to control the reset of the TAS3002 device with an external device, such as a microcontroller,
RESET (pin 6) can be treated as a logic signal. It then brings the device out of reset when the voltage on RESET
reaches V
DD
/2.
7.2.4
Fast Load Mode
While in fast load mode—FL bit (bit 7 of main control register 1) = 0—it is possible to update the parametric
equalization without any audio processing delay. The audio processor pauses while the RAM is updated in this mode.
Содержание TAS3002
Страница 1: ... 2001 Digital Audio Digital Speakers Data Manual SLAS307B ...
Страница 7: ...1 6 ...
Страница 13: ...2 6 ...
Страница 17: ...3 4 ...
Страница 25: ...4 8 ...
Страница 27: ...5 2 ...
Страница 33: ...6 6 ...
Страница 54: ...PACKAGE OPTION ADDENDUM www ti com 3 Apr 2013 Addendum Page 2 ...