Copyright © 2011–2016, Texas Instruments Incorporated
Terminal Configuration and Functions
Product Folder Links:
AM3359 AM3358 AM3357 AM3356 AM3354 AM3352 AM3351
23
AM3359, AM3358, AM3357, AM3356, AM3354, AM3352, AM3351
SPRS717J – OCTOBER 2011 – REVISED APRIL 2016
Table 4-1. Pin Attributes (ZCE and ZCZ Packages) (continued)
ZCE BALL
NUMBER
ZCZ BALL
NUMBER
PIN NAME
SIGNAL NAME
MODE
TYPE
BALL RESET
STATE
BALL RESET
REL. STATE
RESET REL.
MODE
ZCE POWER /
ZCZ POWER
HYS
BUFFER
STRENGTH
(mA)
PULLUP
/DOWN TYPE
I/O CELL
EMU1
EMU1
0
I/O
H
H
0
VDDSHV6 /
VDDSHV6
Yes
6
PU/PD
LVCMOS
gpio3_8
7
I/O
EXTINTn
nNMI
0
I
Z
H
0
VDDSHV6 /
VDDSHV6
Yes
NA
PU/PD
LVCMOS
EXT_WAKEUP
EXT_WAKEUP
0
I
L
Z
0
VDDS_RTC /
VDDS_RTC
Yes
NA
NA
LVCMOS
NA
GPMC_A0
gpmc_a0
0
O
L
L
7
NA / VDDSHV3
Yes
6
PU/PD
LVCMOS
gmii2_txen
1
O
rgmii2_tctl
2
O
rmii2_txen
3
O
gpmc_a16
4
O
pr1_mii_mt1_clk
5
I
ehrpwm1_tripzone_input
6
I
gpio1_16
7
I/O
NA
GPMC_A1
gpmc_a1
0
O
L
L
7
NA / VDDSHV3
Yes
6
PU/PD
LVCMOS
gmii2_rxdv
1
I
rgmii2_rctl
2
I
mmc2_dat0
3
I/O
gpmc_a17
4
O
pr1_mii1_txd3
5
O
ehrpwm0_synco
6
O
gpio1_17
7
I/O
NA
GPMC_A2
gpmc_a2
0
O
L
L
7
NA / VDDSHV3
Yes
6
PU/PD
LVCMOS
gmii2_txd3
1
O
rgmii2_td3
2
O
mmc2_dat1
3
I/O
gpmc_a18
4
O
pr1_mii1_txd2
5
O
ehrpwm1A
6
O
gpio1_18
7
I/O
NA
GPMC_A3
gpmc_a3
0
O
L
L
7
NA / VDDSHV3
Yes
6
PU/PD
LVCMOS
gmii2_txd2
1
O
rgmii2_td2
2
O
mmc2_dat2
3
I/O
gpmc_a19
4
O
pr1_mii1_txd1
5
O
ehrpwm1B
6
O
gpio1_19
7
I/O