Debug Peripherals Registers
182
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.5.1.2
FP_REMAP Register (Offset = 4h) [reset = 20000000h]
FP_REMAP is shown in
and described in
.
Flash Patch Remap Register. Use the Flash Patch Remap Register to provide the location in System
space where a matched address is remapped. The REMAP address is 8-word aligned, with one word
allocated to each of the eight FPB comparators. A comparison match remaps to: {3'b001, REMAP,
COMP[2:0], HADDR[1:0]} where: 3'b001 hardwires the remapped access to system space, REMAP is the
24-bit, 8-word aligned remap address, COMP is the matching comparator, HADDR[1:0] is the two Least
Significant Bits (LSBs) of the original address. HADDR[1:0] is always 2'b00 for instruction fetches.
Figure 2-88. FP_REMAP Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVE
D
REMAP
RESERVED
r-(1)
rw-(0)
r-(0)
Table 2-99. FP_REMAP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
RESERVED
R
1h
28-5
REMAP
R/W
0h
Remap base address field.
4-0
RESERVED
R
0h