
Testing the PGA5807A EVM
Figure 39. Jumper JP11 and JP9 Positions for Disabled XTAL
2. With the setup established in
, perform the following steps:
(a) Enable the signal generator providing the sampling clock to SMA
J5
labeled
CLK_IN
(+5 dBm, 80
MHz)
(b) Enable the signal generator providing the input signal to SMA
J36
labeled
PGA_CH5, ADC_CH1
(+15 dbm, 10 MHz). For high-performance results the instrument should have low phase noise and
low harmonic distortion. In addition, a filter is recommended on the input.
(c) The two signal generators in items (a) and (b) above should be phase locked so that coherency is
established. This is achieved connecting the two via a BNC cable. One instrument will provide 10-
MHz output while the other instrument will receive 10-MHz input.
29
SLAU538 – October 2013
PGA5807A, 8-Channel, High-Bandwidth, Analog Front-End Evaluation
Module
Copyright © 2013, Texas Instruments Incorporated