Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-185. TPCC Register Summary (continued)
Register Name
Type
Register
Address Offset
Physical Address
Width (Bits)
W
32
0x1088
0x01C0 1088
W
32
0x108C
0x01C0 108C
R
32
0x1090
0x01C0 1090
W
32
0x1094
0x01C0 1094
(6)
R
32
(0x200*n)
0x01C0 2000 + (0x200*n)
(6)
W
32
(0x200*n)
0x01C0 2008 + (0x200*n)
(6)
W
32
(0x200*n)
0x01C0 200C + (0x200*n)
(6)
W
32
(0x200*n)
0x01C0 2010 + (0x200*n)
(6)
W
32
(0x200*n)
0x01C0 2014 + (0x200*n)
(6)
R
32
(0x200*n)
0x01C0 2018 + (0x200*n)
(6)
R
32
(0x200*n)
0x01C0 201C + (0x200*n)
(6)
R
32
(0x200*n)
0x01C0 2020 + (0x200*n)
(6)
W
32
(0x200*n)
0x01C0 2028 + (0x200*n)
(6)
W
32
(0x200*n)
0x01C0 2030 + (0x200*n)
(6)
R
32
(0x200*n)
0x01C0 2038 + (0x200*n)
(6)
R
32
(0x200*n)
0x01C0 203C + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2040 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2044 + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 2050 + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 2054 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2058 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 205C + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2060 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2064 + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 2068 + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 206C + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2070 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2074 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2078 + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 2080 + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 2084 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2088 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 208C + (0x200*n)
(7)
R
32
(0x200*n)
0x01C0 2090 + (0x200*n)
(7)
W
32
(0x200*n)
0x01C0 2094 + (0x200*n)
(8)
RW
32
(0x20*m)
0x01C0 4000 + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 4004 + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 4008 + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 400C + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 4010 + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 4014 + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 4018 + (0x20*m)
(8)
RW
32
(0x20*m)
0x01C0 401C + (0x20*m)
(6)
n = 0 to 7
(7)
n = 0 to 7
(8)
m = 0 to 127
856
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...