Public Version
Camera ISP Register Manual
www.ti.com
Table 6-141. CBUFFx_ADDRy
Address Offset
0x0000 0080 + (x * 0x4) + (y *
Index
x = 0 to 1y = 0 to 15
0x4)
Physical Address
0x480B C180 + (x * 0x4) + (y *
Instance
ISP_CBUFF
0x4)
Description
Start address of the physical buffer of the circular buffer context 0. This register only exists as RW for
CBUFF 0. Fragmentation support is enabled for inly CBUFF0_ADDR0 through CBUFF0_ADDR15.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
Bits
Field Name
Description
Type
Reset
31:4
ADDR
Address, in 128 bit words.
RW
0x0000000
3:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
Table 6-142. Register Call Summary for Register CBUFFx_ADDRy
Camera ISP Functional Description
•
Camera ISP Circular Buffer Bandwidth Control Feedback Loop
Camera ISP Basic Programming Model
•
Camera ISP Register Manual
•
Camera ISP CBUFF Register Summary
Table 6-143. CBUFF_VRFB_CTRL
Address Offset
0x0000 00C0
Physical Address
Instance
ISP_CBUFF
0x480B C1C0
Description
VRFB context grouping control register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BASE2
BASE1
BASE0
WIDTH2
WIDTH1
WIDTH0
ENABLE2
ENABLE1
ENABLE0
RESERVED
RESERVED
RESERVED
ORIENTATION2
ORIENTATION1
ORIENTATION0
Bits
Field Name
Description
Type
Reset
31:29
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
28:27
ORIENTATION2
Orientation
RW
0x0
0x0: 0 degrees
0x1: 90 degrees
0x2: 180 degrees
0x3: 270 degrees
26:25
WIDTH2
Data width
RW
0x0
0x0: 8 bits
0x1: 16 bits
0x2: 32 bits
0x3: Reserved
1338
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...