Public Version
Camera ISP Register Manual
www.ti.com
Table 6-118. ISP_CBUFF Register Summary (continued)
Register Name
Type
Register Width (Bits)
Address Offset
Physical Address
R
32
0x0000 0014
0x480B C114
RW
32
0x0000 0018
0x480B C118
RW
32
0x0000 001C
0x480B C11C
(1)
RW
32
0x0000 0020 + (x * 0x4)
0x480B C120 + (x * 0x4)
(1)
R
32
0x0000 0030 + (x * 0x4)
0x480B C130 + (x * 0x4)
(1)
RW
32
0x0000 0040 + (x * 0x4)
0x480B C140 + (x * 0x4)
(1)
RW
32
0x0000 0050 + (x * 0x4)
0x480B C150 + (x * 0x4)
RW
32
0x0000 0060 + (x * 0x4)
0x480B C160 + (x * 0x4)
(1)
(1)
RW
32
0x0000 0070 + (x * 0x4)
0x480B C170 + (x * 0x4)
(1) (2)
RW
32
0x0000 0080 + (x * 0x4) +
0x480B C180 + (x * 0x4)
(y * 0x4)
+ (y * 0x4)
RW
32
0x0000 00C0
0x480B C1C0
(1)
x= 0 to 1
(2)
y= 0 to 15
6.6.2.2
Camera ISP CBUF Register Description
Table 6-119. CBUFF_REVISION
Address Offset
0x0000 0000
Physical Address
0x480B C100
Instance
ISP_CBUFF
Description
This register contains the IP revision code
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
7:0
REV
IP revision
R
TI internal data
[7:4] Major revision
[3:0] Minor revision
Table 6-120. Register Call Summary for Register CBUFF_REVISION
Camera ISP Register Manual
•
Camera ISP CBUFF Register Summary
Table 6-121. CBUFF_SYSCONFIG
Address Offset
0x0000 0010
Physical Address
0x480B C110
Instance
ISP_CBUFF
Description
This register allows controlling various parameters of the Interconnect interface.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
1330
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...