SDHS power up is synchronized to the trigger source
SDHS power up is synchronized to SDHSCTL3.TRIGEN bit (not recommended)
SDHS is
Power Off
SDHS Settling Time
First Sample
Wait for SC
Conversion
Stop
Last
Sample
Sample
Sample
SDHS remains
Power On
SDHSCTL4.SDHSON or
ASQ_ACQARM
SDHSCTL5.SSTART or
ASQ_ACQTRG
SDHSCTL0.AUTOSSDIS = 1 and SDHSCTL2.SMPCTLOFF = 1
ACQDONE Interrupt
SDHSCTL5.SDHS_LOCK bit
(Read Only)
SDHSCTL3.TRIGEN bit
SDHS is
Power Off
SDHS Settling Time
Conversion
Stop
Last
Sample
Sample
Sample
SDHS remains
Power On
SDHSCTL0.AUTOSSDIS = 1 and SDHSCTL2.SMPCTLOFF = 1
SDHSCTL5.SDHS_LOCK bit
(Read Only)
SDHSCTL3.TRIGEN bit
Conversion Start
SSTRG Interrupt
ACQDONE Interrupt
Conversion Start
SSTRG Interrupt
SDHSCTL4.SDHSON or
ASQ_ACQARM
SDHSCTL5.SSTART or
ASQ_ACQTRG
Required Settling Time
Conversion
Conversion
Conversion
Conversion
Conversion
Conversion
First Sample
SDHS Functional Operation
587
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
Figure 22-20. Example Using SDSCTL3.TRIGEN bit (SDHSCTL0.AUTOSSDIS = 1)
NOTE:
In the following sections, it is assumed that SDHSCTL3.TRIGEN is set to 1 before powering
up the SDHS.