Copyright © 2017, Texas Instruments Incorporated
Board Setup Examples
30
SLAU711 – March 2017
Copyright © 2017, Texas Instruments Incorporated
HSDC Pro With Xilinx
®
KCU105
10. Click the
Create Tones
button and press the
Send
button.
11. The new lane rate (3.750 GHz) and FPGA Clock (375 MHz) settings should be shown.
12. Go back to the DAC38RFXX GUI and press the
Reset DAC JESD Core & SYSREF TRIGGER
button.
13. Connect channel one of the DAC38RF82EVM (J6) to a spectrum analyzer and verify the signal.
shows the analog output generated by the DAC38RF82EVM
Figure 29. Analog Output From DAC38RF82EVM