Registers
360
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.5.9
dei_reg8 Register (offset = 20h) [reset = 82CF0000h]
dei_reg8 is shown in
and described in
FMD Window Register 0
Figure 1-250. dei_reg8 Register
31
30
29
28
27
26
25
24
FMD_WINDOW_ENA
BLE
Reserved
FMD_WINDOW_MAXX
R/W-1h
R-0h
R/W-2CFh
23
22
21
20
19
18
17
16
FMD_WINDOW_MAXX
R/W-2CFh
15
14
13
12
11
10
9
8
Reserved
FMD_WINDOW_MINX
R-0h
R/W-0h
7
6
5
4
3
2
1
0
FMD_WINDOW_MINX
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-160. dei_reg8 Register Field Descriptions
Bit
Field
Type
Reset
Description
31
FMD_WINDOW_ENABLE
R/W
1h
Enable FMD operation window
30-27
Reserved
R
0h
Reserved
26-16
FMD_WINDOW_MAXX
R/W
2CFh
Right boundary of FMD operation window Must be less than width
15-11
Reserved
R
0h
Reserved
10-0
FMD_WINDOW_MINX
R/W
0h
Left boundary of FMD operation window