Registers
320
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.1.4
CHR_US_reg3 Register (offset = 10h) [reset = 0h]
CHR_US_reg3 is shown in
and described in
.
Upsampling Coeffs
Figure 1-214. CHR_US_reg3 Register
31
30
29
28
27
26
25
24
INTERP_FID0_C2
R/W-0h
23
22
21
20
19
18
17
16
INTERP_FID0_C2
Reserved
R/W-0h
R-0h
15
14
13
12
11
10
9
8
INTERP_FID0_C3
R/W-0h
7
6
5
4
3
2
1
0
INTERP_FID0_C3
Reserved
R/W-0h
R-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-120. CHR_US_reg3 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-18
INTERP_FID0_C2
R/W
0h
C2 coefficient for Interpolated Pixel. Used when field_id = 0
17-16
Reserved
R
0h
Reserved
15-2
INTERP_FID0_C3
R/W
0h
C3 coefficient for Interpolated Pixel. Used when field_id = 0
1-0
Reserved
R
0h
Reserved