System Control Registers
219
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-97. M3 Configuration Lock (MLOCK) Register Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
MSxMSELLOCK
Lock Writes to MSxMSEL Register
This is a write once only register bit. It prevents further writes to the MSxMSEL register and
overrides any other protection mechanism.
Reading the bit gives the lock state.Lock mechanism can only be cleared by shared resource reset.
0
Ignored
1
Lock the register
1.13.6.3 Missing Clock Status (MCLKSTS) Register
Figure 1-87. Missing Clock Status (MCLKSTS) Register
31
17
16
Reserved
MCLKFLG
R-0:0
R-0
15
8
7
0
Reserved
REFCLKCNT
R-0:0
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-98. Missing Clock Status (MCLKSTS) Register Field Descriptions
Bit
Field
Value
Description
31-17
Reserved
Reserved
16
MCLKFLG
Missing Clock Status Flag
Clock missing condition detection status flag bit.
0
Reference clock is not missing, clock source is X1
1
Reference clock is missing, clock source is internal oscillator
15-8
Reserved
Reserved
7-0
REFCLKCNT
Reference Clock Count
Read only value of the reference clock counter.
Note:
This is a free-running counter that continues to run even after clock glitches causing a
missing clock condition.
1.13.6.4 Missing Clock Force (MCLKFRCCLR) Register
Figure 1-88. Missing Clock Force (MCLKFRCCLR) Register
31
17
16
Reserved
MCLKCLR
R-0:0
R/W-0
15
1
0
Reserved
REFCLKOFF
R-0:0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset