Register Descriptions
1312
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
USBIS in OTG B/Device Mode is shown in
and described in
Figure 18-10. USB General Interrupt Status Register (USBIS) in OTG B/Device Mode
7
6
5
4
3
2
1
0
Reserved
DISCON
Reserved
SOF
RESET
RESUME
SUSPEND
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-13. USB General Interrupt Status Register (USBIS) in OTG B/Device Mode Field
Descriptions
Bit
Field
Value
Description
7-6
Reserved
0
Reserved
5
DISCON
Session Disconnect
0
No interrupt
1
The device has been disconnected from the host.
4
Reserved
0
Reserved
3
SOF
Start of frame
0
No interrupt
1
A new frame has started.
2
RESET
RESET Signaling Detected
0
No interrupt
1
RESET signaling has been detected on the bus.
1
RESUME
RESUME Signaling Detected. This interrupt can only be used if the USB controller's system clock is
enabled. If the user disables the clock programming, the USBDRRIS, USBDRIM, and USBDRISC
registers should be used.
0
No interrupt
1
RESUME signaling has been detected on the bus while the USB controller is in SUSPEND mode.
0
SUSPEND
SUSPEND Signaling Detected
0
No interrupt
1
SUSPEND signaling has been detected on the bus.