Ethernet Subsystem Registers
14.5.8.13 DLR_LTYPE Register (offset = 30h) [reset = 80E1h]
DLR_LTYPE is shown in
and described in
DLR LTYPE REGISTER
Figure 14-196. DLR_LTYPE Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DLR_LTYPE
R/W-0
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 14-213. DLR_LTYPE Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
DLR_LTYPE
R/W-0
0
DLR LTYPE
14.5.9 CPSW_WR Registers
lists the memory-mapped registers for the CPSW_WR. All register offset addresses not
listed in
should be considered as reserved locations and the register contents should not be
modified.
Table 14-214. CPSW_WR REGISTERS
Offset
Acronym
Register Name
Section
0h
IDVER
4h
SOFT_RESET
8h
CONTROL
Ch
INT_CONTROL
10h
C0_RX_THRESH_EN
14h
C0_RX_EN
18h
C0_TX_EN
1Ch
C0_MISC_EN
20h
C1_RX_THRESH_EN
24h
C1_RX_EN
28h
C1_TX_EN
2Ch
C1_MISC_EN
30h
C2_RX_THRESH_EN
34h
C2_RX_EN
38h
C2_TX_EN
3Ch
C2_MISC_EN
40h
C0_RX_THRESH_STAT
44h
C0_RX_STAT
48h
C0_TX_STAT
4Ch
C0_MISC_STAT
50h
C1_RX_THRESH_STAT
54h
C1_RX_STAT
58h
C1_TX_STAT
5Ch
C1_MISC_STAT
60h
C2_RX_THRESH_STAT
64h
C2_RX_STAT
68h
C2_TX_STAT
6Ch
C2_MISC_STAT
1437
SPRUH73H – October 2011 – Revised April 2013
Ethernet Subsystem
Copyright © 2011–2013, Texas Instruments Incorporated