
3-1
Digital Interface
Digital Interface
The ADS8371EVM is designed for easy interfacing to multiple platforms.
Samtec part numbers SSW−110−22−F−D−VS−K and TSM−110−01−T−DV−P
provide a convenient dual-row-header/socket combination at P2 and P3.
Consult Samtec at
or 1−800−SAMTEC−9 for a variety of
mating connector options.
Table 3−1. Pinout for Parallel Control Connector P2
Connector.Pin
Signal
Description
P2.1
DC_CS
Daughtercard Board Select pin
P2.3
P2.5
P2.7
A0
Address line from processor
P2.9
A1
Address line from processor
P2.11
A2
Address line from processor
P2.13
P2.15
P2.17
P2.19
INTc
Set jumper W4 to select BUSY or inverted signal
to be applied to this pin.
Note:
All even-numbered pins of P2 are tied to DGND.
Read (RD) and conversion start (CONVST) signals to the converter can be
assigned to two different addresses in memory via jumper settings. This allows
for the stacking of up to two ADS8371EVMs into processor memory. See
Table 3−2 for jumper settings. Note, the evaluation module does not allow the
chip select (CS) line of the converter to be assigned to different memory
locations. It is therefore suggested that the CS line be grounded or wired to an
appropriate signal of the processor.
Chapter 3
Содержание ADS8371EVM
Страница 1: ...ADS8371EVM August 2004 Data Acquistion User s Guide SLAU137A...
Страница 14: ...2 4...
Страница 18: ...4 2...
Страница 25: ...ADS8371EVM Layout 6 5 ADS8371EVM BOM Layout and Schematic 6 2 ADS8371EVM Layout Figure 6 1 Top Layer Layer 1...
Страница 26: ...ADS8371EVM Layout 6 6 Figure 6 2 Ground Plane Layer 2...
Страница 27: ...ADS8371EVM Layout 6 7 ADS8371EVM BOM Layout and Schematic Figure 6 3 Power Plane Layer 3...
Страница 28: ...ADS8371EVM Layout 6 8 Figure 6 4 Bottom Layer Layer 4...