
Signal Conditioning
2-2
2.1
Signal Conditioning
The factory recommends the analog input to any SAR-type converter be
buffered and low-pass filtered. It is important to note that the input buffer circuit
of the ADS8371EVM, shown in Figure 2−1, uses the THS4031 in an inverting
gain-of-one configuration. The amplifier is not stable in a conventional
gain-of-one configuration. The THS4031 was selected for its low noise, high
slew rate, and fast settling time. The low-pass filter resistor and capacitor
values are selected such that ADS8371EVM meets the 100-kHz AC
performance specifications listed in the data sheet. The series resistor works
with the capacitor to filter the input signal, but also isolates the amplifier from
the 6800-pF capacitive load. The capacitor to ground at the input of the A/D
works with the series resistor to filter the input signal, and acts like a charge
reservoir. This external filter capacitor works with the amplifier to charge the
internal sampling capacitor during sampling mode.
The EVM has a provision to offset the input voltage by adjusting R7, a 10-k
Ω
potentiometer.
Figure 2−1. Input Buffer Circuit
1 k
Ω
1 k
Ω
−V
CC
V
I
0.1
µ
F
1
µ
F
12
Ω
(+) IN
(−) IN
6800 pF
1
µ
F
0.1
µ
F
22
µ
F
4.096 V
10 k
Ω
+V
CC
THS4031
−
+
R6
R3
C34
C5
R2
C10
C32
C31
U1
R7
C1
SJP1
Содержание ADS8371EVM
Страница 1: ...ADS8371EVM August 2004 Data Acquistion User s Guide SLAU137A...
Страница 14: ...2 4...
Страница 18: ...4 2...
Страница 25: ...ADS8371EVM Layout 6 5 ADS8371EVM BOM Layout and Schematic 6 2 ADS8371EVM Layout Figure 6 1 Top Layer Layer 1...
Страница 26: ...ADS8371EVM Layout 6 6 Figure 6 2 Ground Plane Layer 2...
Страница 27: ...ADS8371EVM Layout 6 7 ADS8371EVM BOM Layout and Schematic Figure 6 3 Power Plane Layer 3...
Страница 28: ...ADS8371EVM Layout 6 8 Figure 6 4 Bottom Layer Layer 4...