![Tews Technologies TXMC638 Скачать руководство пользователя страница 17](http://html1.mh-extra.com/html/tews-technologies/txmc638/txmc638_user-manual_1093619017.webp)
TXMC638 User Manual Issue 1.0.2
Page 17 of 86
5.2.3 User FPGA Configuration Control/Status Register - 0xD0
Bit
Symbol
Description
Access
Reset
Value
31:5
Reserved
0
4
K7_LINK_ENA
1: Kintex-7 to PCIe-Switch LINK is enabled
0: Kintex-7 to PCIe-Switch LINK is disabled
R/W
1
3
FP_INIT_STAT
User FPGA INIT_B Pin Status
0: FPGA INIT_B Pin Level is Low (active)
1: FPGA INIT_B Pin Level is High (not active)
R
x
2
FP_DONE_STAT
User FPGA DONE Pin Status
The FPGA Done pin is high in case of successful
FPGA configuration.
0: FPGA DONE Pin Level is Low (not active)
1: FPGA DONE Pin Level is High (active)
R
x
1
FP_RE_CFG
After power-up the FPGA automatically configures
from the on-board SPI Flash in ‘Master Serial /
SPI’ mode.
User FPGA Re-Configuration
1: Set all FPGA I/O pins to High-Z and prepare a
User FPGA Re-Configuration
1
Æ
0: Start User FPGA Re-Configuration
R/W
0
0
FP_CFG_MD
Set User FPGA Configuration Mode
0: Master Serial / SPI
1: Slave SelectMap (Parallel)
After power-up the User FPGA automatically
configures from the on-board SPI Flash in ‘Master
Serial / SPI’ mode.
R/W
0
Table 5-3 : User FPGA Configuration Control/Status Register