HAN Pilot Platform
Demonstration Manual
83
www.terasic.com
September 6, 2019
Figure 5-15 Screenshot of DMA Memory Test Result
11.
Type 99 followed by an ENTER key to exit this test program
Development Tools
Quartus Prime 18.0 Standard Edition
Visual C++ 2012
Demonstration Source Code Location
Quartus Project: Demonstrations\PCIe_Fundamental
C++ Project: Demonstrations\PCIe_SW_KIT\Windows\PCIE_FUNDAMENTAL
FPGA Application Design
shows the system block diagram in the FPGA system. In the Qsys, Altera PIO
controller is used to control the LED and monitor the Button Status, and the On-Chip memory is
used for performing DMA testing. The PIO controllers and the On-Chip memory are connected to
the PCI Express Hard IP controller through the Memory-Mapped Interface.
Содержание HAN Pilot Platform
Страница 1: ......
Страница 92: ...HAN Pilot Platform Demonstration Manual 91 www terasic com September 6 2019...