DE4 User Manual
122
www.terasic.com
June 20, 2018
Figure 5
–13 Triple-Speed Ethernet core configurations
In the MAC options section, the MDIO module is included that controls the PHY Management
Module associated with the MAC block. The host clock divisor is to divide the MAC control
register interface clock to produce the MDC clock output on the MDIO interface. The MAC control
register interface clock frequency is 100 MHz and the desired MDC clock frequency is 2.5 MHz, a
host clock divisor of 40 should be used. Once the Triple-Speed Ethernet IP configuration has been
set and necessary hardware connections has been made click on ‘Generate’ to build the interconnect
logic automatically.
In this following section we will describe the steps to create the Simple Socket Server using Nios II.
We create a new project in Nios II using the project template, Simple Socket Server shown in
Figure 5–14
. The PTF file created using the SOPC builder in Quartus II is used in the Select Target
Hardware section.
Содержание ALTERA DE4
Страница 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Страница 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Страница 73: ...DE4 User Manual 73 www terasic com June 20 2018 11 VCC3P3_HSMC 3 3 V HSMC power HSMC ports A and B ...
Страница 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Страница 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Страница 110: ...DE4 User Manual 110 www terasic com June 20 2018 Figure 5 3 Software workflow of the USB Host demonstration ...
Страница 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...