DocID022881 Rev 10
65/123
STM32L162VC, STM32L162RC
104
APB2
SYSCFG &
RI
2.6
2.0
1.6
2.0
µA/MHz
(f
HCLK
)
TIM9
7.9
6.4
5.0
6.4
TIM10
5.9
4.7
3.8
4.7
TIM11
5.9
4.6
3.7
4.6
ADC
(2)
10.5
8.3
6.6
8.3
SPI1
4.3
3.4
2.8
3.4
USART1
8.8
7.1
5.6
7.1
AHB
GPIOA
4.3
3.3
2.6
3.3
GPIOB
4.3
3.5
2.8
3.5
GPIOC
4.0
3.2
2.5
3.2
GPIOD
4.1
3.3
2.5
3.3
GPIOE
4.2
3.4
2.7
3.4
GPIOH
3.7
3.0
2.3
3.0
CRC
0.8
0.6
0.5
0.6
AES
5
4
3
4
FLASH
11.1
9.4
8
-
(3)
DMA1
15.6
12.7
10
12.7
DMA2
16.3
13.4
10.5
13.4
All enabled
192
158
123
148.6
I
DD (RTC)
0.4
µA
I
DD (LCD)
3.1
I
DD (ADC)
(4)
1450
I
DD (DAC)
(5)
340
I
DD (COMP1)
0.16
I
DD (COMP2)
Slow mode
2
Fast mode
5
I
DD (PVD / BOR)
(6)
2.6
I
DD (IWDG)
0.25
1. Data based on differential I
DD
measurement between all peripherals OFF an one peripheral with clock
enabled, in the following conditions: f
HCLK
= 32 MHz (range 1), f
HCLK
= 16 MHz (range 2), f
HCLK
= 4 MHz
(range 3), f
HCLK
= 64kHz (Low-power run/sleep), f
APB1
= f
HCLK
, f
APB2
= f
HCLK
, default prescaler value for
each peripheral. The CPU is in Sleep mode in both cases. No I/O pins toggling.
Table 25. Peripheral current consumption
(1)
(continued)
Peripheral
Typical consumption, V
DD
= 3.0 V, T
A
= 25 °C
Unit
Range 1,
V
CORE
=
1.8 V
VOS[1:0] =
01
Range 2,
V
CORE
=
1.5 V
VOS[1:0] =
10
Range 3,
V
CORE
=
1.2 V
VOS[1:0] =
11
Low-power
sleep and
run