CPU subsystem_Vectored interrupt controller (VIC)
RM0082
Doc ID 018672 Rev 1
VICRAWINTR
0x008
RO
-
Raw interrupt status
VICINTSELECT
0x00C
RW
32’h0
Interrupt select
VICINTENABLE
0x010
RW
32’h0
Interrupt enable
VICINTENCLEAR
0x014
WO
-
Interrupt enable clear
VICSOFTINT
0x018
RW
32’h0
Software interrupt
VICSOFTINTCLEAR 0x01C
WO
-
Software interrupt clear
VICPROTECTION
0x020
RW
32’h0
Protection enable
Table 26.
VIC vector address registers summary
Name
Offset
Type
Reset value
Description
VICVECTADDR
0x030
RW
32’h0
Vector address
VICDEFVECTADDR
0x034
RW
32’h0
Default vector address
VICVECTADDR0
0x100
RW
32’h0
Vector address registers
VICVECTADDR1
0x104
RW
32’h0
VICVECTADDR2
0x108
RW
32’h0
VICVECTADDR3
0x10C
RW
32’h0
VICVECTADDR4
0x110
RW
32’h0
VICVECTADDR5
0x114
RW
32’h0
VICVECTADDR6
0x118
RW
32’h0
VICVECTADDR7
0x11C
RW
32’h0
VICVECTADDR8
0x120
RW
32’h0
VICVECTADDR9
0x124
RW
32’h0
VICVECTADDR10
0x128
RW
32’h0
VICVECTADDR11
0x12C
RW
32’h0
VICVECTADDR12
0x130
RW
32’h0
VICVECTADDR13
0x134
RW
32’h0
VICVECTADDR14
0x138
RW
32’h0
VICVECTADDR15
0x13C
RW
32’h0
Table 25.
VIC interrupt control registers summary (continued)
Name
Offset
Type
Reset value
Description