HS_Media independent interface (MII)
RM0082
546/844
Doc ID 018672 Rev 1
24.7.27 Interrupt
mask
register (Register 15, MAC)
The interrupt Mask Register bits enable the user to mask the interrupt signal due to the
corresponding event in the Interrupt Status Register. The interrupt signal is sbd_intr_o.
24.7.28
MAC address0 high register (Register16, MAC)
The MAC address0 High is a register which contains the upper 16 bits ([47:32]) of the 6-byte
first MAC address of the station. The MAC address0 High bit assignments are given in
24.7.29
MAC address0 low register (Register17, MAC)
The MAC address0 Low is a register which contains the lower 32 bits ([31:00]) of the 6-byte
first MAC address of the station. The MAC Address0 Low bit assignments are given in
[04]
1’h0
RO
MMC Interrupt Status
This bit is set high whenever an interrupt is generated in the MMC
Interrupt register (see section MMC Receive Interrupt Register).
This bit is cleared whenever the bit in the interrupt register is
cleared.
[03]
1’h0
RO
PMT Interrupt Status
This bit is set whenever a Magic packet or Wake-on-Lan frame is
received in the Power-down mode (refer to bit 5 and 6 in PMT
Control and Status Register (Register11, MAC)
[02:00]
-
RO
Reserved
Table 456.
Interrupt status register bit assignments (continued)
Bit
Reset Value Type
Description
Table 457.
Interrupt mask register bit assignments
Bit
Reset value Type
Description
[31:16]
Reserved
[15:04]
-
RO
Reserved
[03]
1’h0
RW
PMT interrupt mask
This bit when set, will disable the assertion of the interrupt signal
due to the setting of PMT interrupt status bit in Register 14.
[02:00]
-
RO
Reserved. Read: undefined
Table 458.
MAC address0 high register bit assignments
Bit
Name
Reset value Type
Description
[31]
MO
1’h1
RO
Always set to 1’b1.
[30:16] Reserved
-
RO
Read: undefined.
[15:00] A[47:32]
16’hFFFF
RW
MAC address0 [47:32].