SN8P26L38
8-Bit Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 8
Version 1.5
1
PRODUCT OVERVIEW
1.1
FEATURES
Memory configuration
Two 8-bit Timer/Counter
OTP ROM size: 8K * 16 bits.
T0: Basic timer.
RAM size: 880 * 8 bits.
TC1: Auto-reload timer/counter.
8 levels stack buffer
One RTC timer (T0).
One channels PWM output.
I/O pin configuration
One channels buzzer output.
Bi-directional: P0, P1, P2, P3, P4, P5
One channel IR output (duty/cycle programmable
Programmable open-drain: P1.0, P1.1, P5.0~P5.2,
PWM, TC0).
P3.2, P3.3.
On chip watchdog timer and clock source is internal
Wakeup:P0, P1 level change trigger.
low clock RC type (about 10KHz @3V).
P1 wake-up function controlled by P1W.
Pull-up resisters: P0, P1, P2, P3, P4, P5
One channel SIO interface.
External interrupt input: P0.0, P0.1
One channel UART interface.
External Interrupt trigger edge:
P0.0 controlled by PEDGE register
Four system clocks
External high clock: RC type up to 8 MHz
3-Level LVD.
External high clock: Crystal type up to 8 MHz
Reset system and power monitor.
Internal high clock: RC type 8MHz.
Internal low clock: RC type 10KHz(3V).
2-ch analog comparators with internal selectable
reference voltage 0.9V/1.0V/1.1V/1.2V and
Four operating modes
external reference input.
Normal mode: Both high and low clock active
Slow mode: Low clock only
8 interrupt sources
Sleep mode: Both high and low clock stop
6 internal interrupts: T0, TC1, CM0, CM1, SIO,
Green mode: Periodical wakeup by timer
UART
2 external interrupts: INT0 INT1
Package (Chip form support)
P-DIP 48 pins
Powerful instructions
LQFP 48 pins
One clock per instruction cycle (1T)
All ROM area JMP instruction.
All ROM area CALL address instruction.
All ROM area lookup table function (MOVC)