SN8P2624
8-Bit Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 7
Version 0.3
1
1
1
PRODUCT OVERVIEW
1.1 FEATURES
)
Features Selection Table
Timer
PWM
CHIP
ROM RAM Stack
T0 TC1
I/O
Green
Mode Buzzer
Wakeup
Pin No.
Package
SN8P1604A 4K*16 128 8
V
22
-
V 10 SK-DIP28/SOP28
SN8P2604 4K*16 128
8
V
V 24
V
V
11 SK-DIP28/SOP28/SSOP28
SN8P26042 4K*16 128
8
V
V
16
V
V
11
P-DIP20/SOP20/SSOP20
SN8P2624 2K*16 64
8
V
V 24
V
V
11 SK-DIP28/SOP28/SSOP28
♦
Memory configuration
♦
Two 8-bit Timer/Counter
OTP ROM size: 2K * 16 bits.
T0: Basic timer
RAM size: 64 * 8 bits.
TC1: Auto-reload timer/Counter/PWM1/Buzzer output
Eight levels stack buffer
♦
On chip watchdog timer and clock source is internal
♦
I/O pin configuration
low clock RC type (16KHz @3V, 32KHz @5V).
Bi-directional: P0, P1, P2, P5
Input only pin: P0.2
♦
Dual system clocks
Programmable open-drain: P1.0, P1.1
External high clock: RC type up to 10 MHz
Wakeup: P0, P1 level change trigger
External high clock: Crystal type up to 16 MHz
Pull-up resisters: P0, P1, P2, P5
Internal low clock: RC type 16KHz(3V), 32KHz(5V)
External Interrupt trigger edge:
P0.0 controlled by PEDGE register
♦
Operating modes
P0.1 is falling edge trigger only
Normal mode: Both high and low clock active
Slow mode: Low clock only
♦
Four interrupt sources
Sleep mode: Both high and low clock stop
Two internal interrupts: T0, TC1.
Green mode: Periodical wakeup by T0 timer
Two external interrupts: INT0, INT1.
♦
Package (Chip form support)
SK-DIP 28 pins
♦
Powerful instructions
SOP 28 pins
One clocks per instruction cycle (1T)
SSOP 28 pins
Most of instructions are one cycle only.
All ROM area JMP instruction.
All ROM area CALL address instruction.
All ROM area lookup table function (MOVC)