SiT9514x GUI-UM Rev 1.04
Page 73 of 95
GUI User Manual
Clock Generators, Jitter Cleaners, and Network Synchronizers
Figure 77:
SiT95148 architecture block diagram correspondent for eCPRI clocked 5G RRU clock tree
As shown in the example block diagram
SYSREF_REQ
is driven into SiT95148
FLEXIO13
configured as an input. In this configuration,
SYSREF_REQ
trigger serves as a gating signal for the PLLB
output divider,
DIVO5
. PLLB is configured to generate
SYSREF
as a divided-down phase-locked copy of
Dev_CLK
. The
SYSREF_REQ
is used as a
gating
signal to the internally generated
SYSREF
clock
–
SYREF
is
gated
into the output driver when
SYSREF_REQ
is high and
gated off
when
SYSREF_REQ
is low, thereby
driving
OUT5
to a logical high. This
gating
of the internal
SYSRREF
to the output is timed on the positive
edge of the
SYSREF
clock.
SYSREF
DEV_CLK
SYSREF_REQ
FLEXIO13