SiT9514x GUI-UM Rev 1.04
Page 72 of 95
GUI User Manual
Clock Generators, Jitter Cleaners, and Network Synchronizers
Cascade as clock source for JESD204B timing signals
The SiT9514x can be configured to support the following JESD204B timing signals:
•
Device Clock
•
SYSREF
•
SYSREF Request
A typical clock tree block diagram of the SiT9514x with JESD204 compliant converters and logic devices
used in an eCPRI clocked 5G RRU is shown in
Cascade
SiT95148
TCXO
eCPRI_CLK
Dev_CLK
SYSREF
M ADCs
Fanout
Buffer
Dev_CLK
FPGA
SoC
Dev_CLK
JESD204
JESD204
J
E
S
D
2
0
4
I
N
T
E
R
F
A
C
E
IN0
IN1
IN3
For ZDB
FlexIO13
SYSREF_REQ
SYSREF Request
SYNC~
SYNC~
SYSREF_REQ
Device Clock
SYSREF
SYNC~
M DACs
Figure 76:
eCPRI clocked 5G RRU clock tree designed around SiT95148 and JESD204 compliant RF FE
In the above 5G RRU application, SiT9514x synthesizes multiple copies of the device clock (
DEV_CLK
)
and a divided down phase locked
SYSREF
from one of the two master clock references:
eCPRI
recovered
clock or the local
TCXO
. The
SYSREF_REQ
is the JESD204
Request to Generate
a
SYSREF
trigger signal
from the FPGA to a FLEXIO input of SiT95148, which in turn gates the
SYSREF
clock out. To understand
the timing relationship of the
SYSREF
trigger (
SYSREF_REQ
) signal to the
SYSREF
clock output, l
et’s
review the SiT95148 architecture block diagram shown in