Register Field Name
Address
Base
Bit
Length
R/W/RW
Description
Device Mode
HSDIV2B_DIV
30
0
8
RW
O2 divider value for bank B
HSDIV3A_DIV
31
0
8
RW
O3 divider value for bank A
HSDIV3B_DIV
32
0
8
RW
O3 divider value for bank B
HSDIV4A_DIV
33
0
8
RW
O4 divider value for bank A
HSDIV4B_DIV
34
0
8
RW
O4 divider value for bank B
HSDIV3_DIV_SEL
35
3
1
RW
Selects bank A (0) or bank B (1) O3 divider
settings. Same description applies as for
HSDIV0_DIV_SEL.
READY/ ACTIVE
ID0_CFG_SEL
35
6
1
RW
N0 configuration bank select. The divider
supports dynamically switching between
two complete configurations controlled by
this bit. Reconfiguration should be done on
the unselected bank. If ID0_CFG=0, run-
ning based off bank A, then bank B may be
freely reconfigured and once ready all
changes will be applied to the ID once
ID0_CFG=1 thus changing the ID from
bank A to bank B. Spread spectrum enable
fields ID0A_SS_ENA and ID0B_SS_ENA
are the only exception and may be enabled/
disabled while bank is selected.
0 = bank A
1 = bank B
READY/ ACTIVE
HSDIV4_DIV_SEL
35
4
1
RW
Selects bank A (0) or bank B (1) O4 divider
settings. Same description applies as for
HSDIV0_DIV_SEL.
READY/ ACTIVE
ID1_CFG_SEL
35
7
1
RW
N1 configuration bank select. Same de-
scription related to ID1 applies as in the
ID0_CFG description.
0 = bank A
1 = bank B
READY/ ACTIVE
HSDIV2_DIV_SEL
35
2
1
RW
Selects bank A (0) or bank B (1) O2 divider
settings. Same description applies as for
HSDIV0_DIV_SEL.
READY/ ACTIVE
HSDIV0_DIV_SEL
35
0
1
RW
Selects bank A or bank B divider O0 set-
tings. O0 supports dynamic integer divider
changes through this divider select control
bit.
0 = bank A divider
1 = bank B divider
READY/ ACTIVE
HSDIV1_DIV_SEL
35
1
1
RW
Selects bank A (0) or bank B (1) O1 divider
settings. Same description applies as for
HSDIV0_DIV_SEL.
READY/ ACTIVE
Si5332-AM1/2/3 Automotive Grade Device Reference Manual
Register Map
silabs.com
| Building a more connected world.
Preliminary Rev. 0.1 | 38