![Silicon Laboratories Si5332-AM1 Скачать руководство пользователя страница 35](http://html1.mh-extra.com/html/silicon-laboratories/si5332-am1/si5332-am1_reference-manual_1271790035.webp)
Register Field Name
Address
Base
Bit
Length
R/W/RW
Description
Device Mode
OMUX0_SEL1
25
4
3
RW
Selects output mux clock source for output
clocks in group G0:OUT0 for AM1, AM2:
0 = HSDIV0
1 = HSDIV1
2 = HSDIV2
3 = HSDIV3
4 = HSDIV4
5 = ID0
6 = ID1
7 = Clock from OMUX0_SEL0
Note that the OMUX0_SEL1 value is forced
to 7 whenever the PLL is disabled
READY/ ACTIVE
OMUX1_SEL0
26
0
2
RW
Selects output mux clock source for output
clocks in group G1: OUT1 for AM1, AM2:
0 = PLL reference clock before pre-scaler
1 = PLL reference clock after pre-scaler
2 = Clock from input buffer CLKIN_2
3 = Clock from input buffer CLKIN_3
READY/ ACTIVE
OMUX1_SEL1
26
4
3
RW
Selects output mux clock source for output
clocks in group G1: OUT1 for AM1, AM2:
0 = HSDIV0
1 = HSDIV1
2 = HSDIV2
3 = HSDIV3
4 = HSDIV4
5 = ID0
6 = ID1
7 = Clock from OMUX1_SEL0
Note that the OMUX1_SEL1 value is forced
to 7 whenever the PLL is disabled
READY/ ACTIVE
OMUX2_SEL0
27
0
2
RW
Selects output mux clock source for output
clocks in group G2: OUT2 for AM1; OUT2,
OUT3 for AM2:
0 = PLL reference clock before pre-scaler
1 = PLL reference clock after pre-scaler
2 = Clock from input buffer CLKIN_2
3 = Clock from input buffer CLKIN_3
READY/ ACTIVE
Si5332-AM1/2/3 Automotive Grade Device Reference Manual
Register Map
silabs.com
| Building a more connected world.
Preliminary Rev. 0.1 | 35