S i 5 3 2 4
16
Preliminary Rev. 0.3
29
28
CKOUT1–
O
Multi
Output Clock 1.
Differential output clock with a frequency range of 8 kHz to
1.4175 GHz. Output signal format is selected by
SFOUT1_REG
register bits. Output is differential for LVPECL, LVDS, and CML
compatible modes. For CMOS format, both output pins drive identi-
cal single-ended clock outputs.
34
35
CKOUT2–
O
Multi
Output Clock 2.
Differential output clock with a frequency range of 8 kHz to
1.4175 GHz. Output signal format is selected by
SFOUT2_REG
register bits. Output is differential for LVPECL, LVDS, and CML
compatible modes. For CMOS format, both output pins drive identi-
cal single-ended clock outputs.
36
CMODE
I
LVCMOS
Control Mode.
Selects I
2
C or SPI control mode for the Si5324.
0 = I
2
C Control Mode
1 = SPI Control Mode
This pin must not be NC. Tie either high or low.
GND PAD
GND
GND
Supply
Ground Pad.
The ground pad must provide a low thermal and electrical
impedance to a ground plane.
Pin #
Pin Name
I/O
Signal Level
Description
Note:
Internal register names are indicated by underlined italics, e.g.,
INT_PIN
. See Si5324 Register Map.