Si5324
Preliminary Rev. 0.3
13
4. Pin Descriptions: Si5324
Pin #
Pin Name
I/O
Signal Level
Description
1
RST
I
LVCMOS
External Reset.
Active low input that performs external hardware reset of device.
Resets all internal logic to a known state and forces the device reg-
isters to their default value. Clock outputs are disabled during reset.
The part must be programmed after a reset or power-on to get a
clock output. See Family Reference Manual for details.
This pin has a weak pull-up.
2, 9, 14,
30, 33
NC
No Connection.
Leave floating. Make no external connections to this pin for normal
operation.
3
INT_C1B
O
LVCMOS
Interrupt/CKIN1 Invalid Indicator.
This pin functions as a device interrupt output or an alarm output for
CKIN1. If used as an interrupt output,
INT_PIN
must be set to 1. The
pin functions as a maskable interrupt output with active polarity con-
trolled by the
INT_POL
register bit.
If used as an alarm output, the pin functions as a LOS (and option-
ally FOS) alarm indicator for CKIN1. Set
CK1_BAD_PIN
= 1 and
INT_PIN
= 0.
0 = CKIN1 present.
1 = LOS (FOS) on CKIN1.
The active polarity is controlled by
CK_BAD_POL
. If no function is
selected, the pin tristates.
4
C2B
O
LVCMOS
CKIN2 Invalid Indicator.
This pin functions as a LOS (and optionally FOS) alarm indicator for
CKIN2 if CK2_BAD_PIN = 1.
0 = CKIN2 present.
1 = LOS (FOS) on CKIN2.
The active polarity can be changed by CK_BAD_POL. If
CK2_BAD_PIN = 0, the pin tristates.
Note:
Internal register names are indicated by underlined italics, e.g.,
INT_PIN
. See Si5324 Register Map.
1
2
3
29
30
31
32
33
34
35
36
20
21
22
23
24
25
26
27
10 11 12 13 14 15 16 17
4
5
6
7
8
NC
NC
RST
C2B
INT_C1B
GND
VDD
XA
VDD
RA
T
E
0
CK
IN2+
CK
IN
2–
NC
RA
T
E
1
CK
IN
1
+
CKIN1–
CS_CA
SCL
SDA_SDO
A1
A2_SS
SDI
CKOUT1–
NC
GND
VD
D
NC
CKOUT2–
CM
ODE
GND
Pad
A0
GND
9
18
19
28
XB
LOL
GND
CKO
U
T1+