23.5 Register Description
23.5.1 VDACn_CTRL - Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0x0
0x00
0x0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
DACCLKMODE
0
RW
Clock Mode
Selects DAC clock source from synchronous or asynchronous - with respect to Peripheral Clock - clock source
Value
Mode
Description
0
SYNC
Uses HFPERCLK to generate DAC_CLK, DAC will run with static set-
tings in EM2 in this mode
1
ASYNC
Uses internal VDAC oscillator to generate DAC_CLK. DAC will be
available in EM2
30:29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28
WARMUPMODE
0
RW
Warm-up Mode
Select Warm-up Mode for DAC
Value
Mode
Description
0
NORMAL
DAC is shut off after each sample off conversion
1
KEEPINSTANDBY
DAC is kept in standby mode between sample off conversions
27:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25:24
REFRESHPERIOD
0x0
RW
Refresh Period
Select refresh counter period. A channel x will be refreshed with the period set in REFRESHPERIOD if the channel in
VDACn_CHxCTRL has its TRIGMODE set to REFRESH or SWREFRESH.
Value
Mode
Description
0
8CYCLES
All channels with enabled refresh are refreshed every 8 DAC_CLK cy-
cles
1
16CYCLES
All channels with enabled refresh are refreshed every 16 DAC_CLK cy-
cles
2
32CYCLES
All channels with enabled refresh are refreshed every 32 DAC_CLK cy-
cles
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 764