– 3 –
Fig. 1-1.Optical Black Location (Top View)
Pin No.
Symbol
Pin Description
Waveform
Voltage
Table 1-1. CCD Pin Description
When sensor read-out
Fig. 1-2. CCD Block Diagram
1. OUTLINE OF CIRCUIT DESCRIPTION
1-1. CCD CIRCUIT DESCRIPTION
1. IC Configuration
The CCD peripheral circuit block basically consists of the fol-
lowing ICs.
IC903 (MN39601PMJ-A)
CCD imager
IC901 (AN20112A)
V driver
IC905 (AD9971BCPZRL)
CDS, AGC, A/D converter,
H driver vertical TG
2. IC903 (CCD)
[Structure]
1/2.5 inch positive pixel-type color frame-reading fixed pic-
ture elements
Optical size
1/2.5 type format
Effective pixels
3096 (H) X 2328 (V)
Pixels in total
3152 (H) X 2342 (V)
Optical black
Horizontal (H) direction: Front 12 pixels, Rear 44 pixels
Vertical (V) direction:
Front 6 pixels, Rear 8 pixels
Dummy bit number
Horizontal : 28 Vertical : 7
1, 4, 5, 9,
10, 13
6, 11
7, 8, 12
18, 19
V1, V3A, V3B
V2, V4
Vertical shift register clock pulse
Vertical shift register clock pulse
GND
-6.0 V, 0 V, 12 V
0 V
Vertical shift register clock pulse
GND1, GND2
V1S, V3R, V3L,
V5R, V5L, V6
-6.0 V, 0 V
-6.0 V, 0 V
VO
Power
CCD output
Substrate clock
DC
Aprox. 8 V
(Different from every CCD)
DC
Aprox. 10 V
12 V
VDD1, VDD2
26
15, 17
16
SUB
GND
Protection P well
ØH2A, ØH2B
Horizontal shift register clock pulse
Horizontal shift register clock pulse
ØH1A, ØH1B
0 V, 3.0 V
22, 27
23, 28
ØHL
Final horizontal shift register clock
pulse
0 V, 3.0 V
21
2, 3
V5A, V5B
Vertical shift register clock pulse
Substrate control
SUB SW
25
0, 3.3 V (When importing all
picture element: 3.5 V)
-6.0 V, 0 V, 12 V
ØRG
Reset pulse
20
PT
24
DC
12.5 V, 16 V
-6 V
0 V, 3.0 V
DC
8
7
ø
V3B
1
2
3
4
5
6
ø
V4
ø
V5R
ø
V5L
ø
V5A
ø
V5B
ø
V6
9
ø
V3L
10
ø
V3R
11
ø
V2
ø
V3A
12
ø
V1
13
ø
V1S
14
NC
21 22
ø
H1A
28
27
26
25
24
23
ø
H2A
PT
SUBSW
ø
Vsub
ø
H1B
ø
H2B
20
ø
RG
19
GND2
18
GND1
ø
HL
17
VDD2
16
VO
15
VDD1
Photo diode
Output part
Vertical shift register
Horizontal shift register
NC
NC
14
NC
Pin 1
8
6
44
12
H
V
Pin 15