S5PV210_HARDWARE DESING GUIDE REV 1.0
126
24. IIS MULTI AUDIO INTERFACE (v5.1)
24.1. Signal Description
Signal
I/O
Description
I2S_0_SCLK
IO
IIS-bus serial clock for channel 0 (Lower Power Audio)
I2S_0_CDCLK
IO
IIS CODEC system clock for channel 0 (Lower Power Audio)
I2S_0_LRCK
IO
IIS-bus channel select clock for channel 0 (Lower Power Audio)
I2S_0_SDI
I
IIS-bus serial data input for channel 0 (Lower Power Audio)
I2S_0_SDO[2:0]
O
IIS-bus serial data output for channel 0 (Lower Power Audio)
24.2. Audio Port
There are three IIS Interface Controllers in S5PV210. IIS channel 1,2 are for normal 2 channel IIS. You can use 5.1
channel IIS with channel 0.
External Clock Source
S5PV210 provides a master clock to the codec through the I2S_CDCLK line. This configuration has an advantage
that it is not necessary to configure oscillator circuit. For the making Master Clock, S5PV210 uses and divided
EPLL, MPLL or PCLK (refer to the User’s Manual). Among these clock sources, divided EPLL is used for Lower
Power Audio especially.
If an oscillator circuit is configured for a precise clock for the Sampling Frequency without PLLs or Internal clocks,
there is a way to accept to this frequency as a source of master clock through the I2S_CDCLK line.
S5PV210 can supply 24MHz clock to Codec chip via xCLKOUT line.(refer to the User’s Manual). Even at Power
down mode, this signal keep supplying to Codec chip. When Codec chip need 24MHz, external oscillator circuit can
be reduced by using this configuration.
Содержание S5PV210
Страница 77: ...S5PV210_HARDWARE DESING GUIDE REV 1 0 77 Power Off Sequence Figure 3 2 Power off sequence ...
Страница 95: ...S5PV210_HARDWARE DESING GUIDE REV 1 0 95 9 3 CF 1 slot operation guide ...
Страница 110: ...S5PV210_HARDWARE DESING GUIDE REV 1 0 110 ...
Страница 127: ...S5PV210_HARDWARE DESING GUIDE REV 1 0 127 Connection Example Figure 24 1 IIS Connection Example with WM8580 Master Mode ...