RCVDL56DPFL/SP, RCV56DPFL/SP, and RCV336DPFL/SP Designer’s Guide
3-8
1119
Table 3-1. Interface Memory Bit Definitions (Cont’d)
Mnemonic
Location
Default
Name/Description
DTR
09h:0
0
Data Terminal Ready. In K56flex, V.8, V.34, V.32 bis/V.32, V.22/V.22 bis, and Bell
212A modes, setting control bit DTR initiates a handshake sequence, providing DATA
bit is set. If in answer mode, the MDP will immediately send answer tone.
In V.21, V.23, and Bell 103 modes, DTR must be set for the MDP to enter data state
providing DATA bit is set. If in answer mode, the MDP will send answer tone. In these
configurations, if controlled carrier is selected, the carrier is controlled by the RTS pin
or RTS bit.
During the data mode, resetting DTR will cause the transmitter to turn off.
The DTR bit parallels the operation of the hardware ~DTR control input. These inputs
are ORed by the MDP.
EARC
15h:0
0
Extended Automatic Rate Change. Control bit EARC is used to enable automatic
rate adaption or automatic rate change during the handshake. When EARC is set, do
not change the contents of CONF when performing a rate change. This bit is typically
used for handshake and retrain only. Turn off EARC once connected. Re-enable EARC
if initiating or detecting a retrain. This bit is not advisable for rate negotiation. (See
Section 4 for detailed information about auto rate adaption.) (K56flex, V.34, V.32 bis,
V.32).
EDET
1Bh:7
–
DTMF Early Detection. When configured as a DTMF receiver, the MDP sets status bit
EDET to indicate that the received signal is probably a DTMF signal.
EPT
03h:7
0
Echo Protector Tone Enable. When control bit EPT is set, an unmodulated carrier is
transmitted for 185 ms (SEPT = 0) or 30 ms (SEPT = 1) followed by 20 ms of no
transmitted energy prior to the transmission of the training sequence. When EPT is
reset, neither the echo protector tone nor the 20 ms of no energy are transmitted prior
to the transmission of the training sequence. (V.33, V.17, V.29, V.27)
The echo protector tone is typically used in V.27 ter and V.29 over dial-up lines. The
tone is sent prior to the training sequence to ensure that the echo suppressors are
pointing in the correct direction.
EQMAT
0Bh:0
0
EQM Above Threshold. Status bit EQMAT indicates that the measured EQM is above
(1) or not above (0) the threshold value programmed in DSP RAM. The default
threshold is 3000h. This bit must be cleared by the host. (See Section 4, Function 46.)
EXL3
15h:1
0
External Loop 3 Selector. When control bits L3ACT and EXL3 are both set, the signal
path for local analog loopback is external to the MDP. When L3ACT is set but EXL3 is
reset, the local analog loop signal path is internal to the MDP. This bit is used for
measuring the transmit spectrum in V.34, V.32 and V.22 bis modes, without having to
connect to a remote modem.
V.22 bis/V.22 modes send the low carrier by default. To send the high carrier, write
5555h to location B42h after setting DTR.
To send space frequency in FSK modes, use ASYN = 1, TPDM = 1, RTS = 1, and
BRKS = 1. BRKS = 0 will cause mark to be sent.
(See L3ACT.)
EXOS
06h:6
0
Extended Overspeed. When control bit EXOS is set, Extended Overspeed mode is
selected in the async-to-sync converter and in the sync-to-async converter. This bit
must be configured appropriately before the ASYN bit changes from a 0 to a 1 for
asynchronous mode. (K56flex, V.34, V.32 bis, V.32, V.22 bis, V.22, Bell 212A)
Содержание RC336DPFL
Страница 10: ...RCVDL56DPFL SP RCV56DPFL SP and RCV336DPFL SP Designer s Guide x 1119 This page is intentionally blank ...
Страница 160: ...RCVDL56DPFL SP RCV56DPFL SP and RCV336DPFL SP Designer s Guide 10 2 1119 This page is intentionally blank ...
Страница 166: ...RCVDL56DPFL SP RCV56DPFL SP and RCV336DPFL SP Designer s Guide 11 6 1119 This page is intentionally blank ...
Страница 184: ...RCVDL56DPFL SP RCV56DPFL SP and RCV336DPFL SP Designer s Guide 13 10 1119 This page is intentionally blank ...
Страница 191: ...RCVDL56DPFL SP RCV56DPFL SP and RCV336DPFL SP Designer s Guide 1119 15 1 15 RCV56DPFL SP DOWNLOADING To be added ...
Страница 192: ...RCVDL56DPFL SP RCV56DPFL SP and RCV336DPFL SP Designer s Guide 15 2 1119 This page is intentionally blank ...
Страница 193: ...INSIDE BACK COVER NOTES ...