Renesas RA Family
RA2 Quick Design Guide
R01AN6060EU0100 Rev.1.00
Page 20 of 44
Sep.14.21
7. Memory
7.
The RA2 MCUs support a 4-GB linear address space ranging from 0000 0000h to FFFF FFFFh that can
contain program, data, and external memory bus. Program and data memory share the address space.
Separate buses are used to access each, increasing performance and allowing same-cycle access of
program and data. Contained within the memory map are regions for on-chip RAM, peripheral I/O registers,
program code flash, and data flash.
Figure 13. RA2A1 Memory Map
7.1 SRAM
The RA2 MCUs provide on-chip SRAM modules with either parity-bit checking or ECC (Error Correction
Code). The following table lists the SRAM specifications for RA2A1 MCU. The SRAM capacity varies by
device. Consult the Hardware User’s Manual for specifics.