CHAPTER 1 PRODUCT SPECIFCATIONS
User's Manual A19069EJ2V0UM
25
(f) Page ROM access timing
Figure 1-8. Page ROM Access Timing
TASW
T1 TDW TW T2 TO1
TPRW
TW TO2
< t
HKW
>
< t
SKW
>
< t
HKW
>
< t
SKW
>
< t
DKA
>
< t
DKWRH
>
< t
DKRDH
>
< t
DKRDL
>
< t
HKID
>
< t
SKID
>
< t
DKBSL
>
< t
DKBSH
>
BUSCLK (output)
A0-A25 (output)
WRZ0-WRZ3,
WRSTBZ
(output)
RDZ (output)
D0-D31
(I/O)
WAITZ (input)
BCYSTZ (output)
CSZ0-CSZ7
(output)
< t
DKA
>
< t
DKA
>
< t
DKA
>
< t
DKA
>
< t
DKRDH
>
< t
HKID
>
< t
SKID
>
< t
HKW
>
< t
SKW
>
< t
HKW
>
< t
SKW
>
Remarks 1.
Timing when the number of waits inserted by the DWC0 or DWC1 register is 0, the number
of idle states inserted by the BCC register is 1, and the number of waits inserted by the ASC
register is 1.
2.
Broken lines indicate high impedance.
Содержание PFESiP/V850EP1
Страница 4: ...User s Manual A19069EJ2V0UM 2 MEMO...
Страница 60: ...User s Manual A19069EJ2V0UM 58 MEMO...