( 60 / 76 )
Figure 5.5 Timing requirements
Common to "with wait" and "no-wait" (actual MCU)
BCLK
P0, P1, P2,
P3, P4,
P5
0
to P5
2
Common to "with wait" and "no-wait" (This product)
BCLK
P0, P1, P2,
P3, P4,
P5
0
to P5
2
Note 1. Ports P0
0
to P5
2
will be high-impedance status regardless of the input level of BYTE pin
and ports P4
0
to P4
3
function selection bit (PM06) of the processor mode register 0.
Note 2. This product will be high-impedance status delaying by 2.5 cycles than an actual MCU.
Note 3. The setup time of HOLD is defined by the startup of BCLK, differently from that of actual
MCUs.
Conditions:
• V
CC
= 5 V
• Input timing voltage: V
IL
= 1.0 V, V
IH
= 4.0 V
• Output timing voltage: V
OL
= 2.5 V, V
OH
= 2.5 V
HLDA output
HOLD input
HLDA output
HOLD input
Содержание Emulation Pod M306H2T-RPD-E
Страница 3: ...M306H2T RPD E User s Manual User s Manual Rev 1 00 2003 09 Emulation Pod for M16C 6H Group M306H2...
Страница 8: ...6 76 MEMO...
Страница 22: ...20 76 MEMO...
Страница 52: ...50 76 Figure 4 4 Self check procedure...
Страница 76: ...74 76 MEMO...
Страница 78: ...1753 Shimonumabe Nakahara ku Kawasaki shi Kanagawa 211 8668 Japan M306H2T RPD E REJ10J0259 0100Z User s Manual...