Serial Peripheral Interface (SPI)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
401
Fig 19-8 SPI Configured as master device
The serial bit-rate clock, generated and controlled by the SPI, is driven out on the sclk_out line. When the SPI is disabled (SSI_EN = 0), no serial
transfers can occur and sclk_out is held in inactive state.
19.2.3.1.1
RXD Sample Delay
When the SPI is configured as a master, additional logic can be included in the design in order to delay the default sample time of the rxd
signal. This additional logic can help to increase the maximum achievable frequency on the serial bus.
Round trip routing delays on the sclk_out signal from the master and the rxd signal from the slave can mean that the timing of the rxd signal—
as seen by the master—has moved away from the normal sampling time. Fig 19-9 illustrates this situation.
Fig 19-9 Effects of round trip routing delays on sclk_out signal
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03