RDC
®
RISC DSP Controller
R8810LV
RDC Semiconductor Co.
Rev:1.2
Subject to change without notice
39
(Master Mode)
Bit 15-8, bit 6-5 :
Reserved
Bit 7: ETM
, Edge trigger enable. When this bit set to 1 and Bit 4 set to 0, interrupt is triggered by low go high edge.
The low go high edge will be latched (one level ) till this interrupt is been serviced.
Bit 4: LTM
, Level-Triggered Mode.
Set 1: Interrupt is triggered by high active level
Set 0 : Interrupt is triggered by low go high edge.
Bit 3 : MSK
, Mask.
Set 1: Mask the interrupt source of the INT3
Set 0: Enable the INT3 interrupt.
Bit 2-0: PR
, Interrupt Priority
These bits setting for priority selection is same as bit 2-0 of 44h
(Master Mode)
Bit 15- 8, bit 6-5 :
Reserved
Bit 7: ETM
, Edge trigger enable. When this bit set to 1 and Bit 4 set to 0, interrupt is triggered by low go high edge.
The low go high edge will be latched (one level ) till this interrupt is been serviced.
Bit 4: LTM
, Level-Triggered Mode.
Set 1: Interrupt is triggered by high active level
Set 0 : Interrupt is triggered by low go high edge.
Bit 3 : MSK
, Mask.
Set 1: Mask the interrupt source of the INT2
Set 0: Enable the INT2 interrupt.
Bit 2-0: PR
, Interrupt Priority
These bits setting for priority selection is same as bit 2-0 of the register 44h
INT3 Control Register
Offset : 3Eh
0
Reset Value : 000Fh
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Reserved
MSK
PR2
PR1
PR0
LTM
ETM
INT2 Control Register
Offset : 3Ch
0
Reset Value : 000Fh
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Reserved
MSK
PR2
PR1
PR0
LTM
ETM