![Quectel EM05 Скачать руководство пользователя страница 35](http://html.mh-extra.com/html/quectel/em05/em05_hardware-design_772075035.webp)
LTE Module Series
EM05 Hardware Design
EM05_Hardware_Design Confidential / Released 34 / 59
PCM_CLK
PCM_SYNC
PCM_OUT
MSB
LSB
PCM_IN
125us
MSB
1
2
16
15
LSB
Figure 21: Auxiliary Mode Timing
The following table shows the pin definition of PCM and I2C interfaces which can be applied on audio
codec design.
Table 11: Pin Definition of PCM and I2C Interfaces
Pin Name
Pin No.
I/O
Description
Comment
PCM_IN
22
DI
PCM data input
1.8V power domain
PCM_OUT
24
DO
PCM data output
1.8V power domain
PCM_SYNC
28
IO
PCM data frame
synchronization signal
1.8V power domain
PCM_CLK
20
IO
PCM data bit clock
1.8V power domain
I2C_SCL
40
DO
I2C serial clock
Pulled up to 1.8V internally
I2C_SDA
42
IO
I2C serial data
Pulled up to 1.8V internally
Clock and mode can be configured by AT command, and the default configuration is master mode using
short frame synchronization format with 2048kHz PCM_CLK and 8kHz PCM_SYNC. Please refer to
document [2]
about
AT+QDAI
command for details.
Quectel
Confidential