![Philips 21PT1820/12 Скачать руководство пользователя страница 44](http://html.mh-extra.com/html/philips/21pt1820-12/21pt1820-12_service-manual_293418044.webp)
Circuit Descriptions, Abbreviation List, and IC Data Sheets
EN 44
TE3.2E CA
9.
9.4.2
Diagram A1, ST92195CD (IC I200)
Figure 9-2 Internal block diagram and pin configuration
ME
MO
R
Y
B
U
S
I/O
PORT 0
REGIST
E
R B
U
S
I²C
2)
PWM
D/A CON-
VERTER
SPI
I/O
PORT 4
I/O
PORT 5
Up to 96
Kbytes ROM
DATA
SLICER
& ACQUI-
SITION
UNIT
SYNC.
EXTRAC-
TION
Up to 8
Kbytes
TDSRAM
TRI
256 or 512
bytes RAM
STANDARD
TIMER
1)
TIMING AND
CLOCK CTRL
16-BIT
TIMER/
WATCHDOG
VPS/WSS
DATA
SLICER
I/O
PORT 2
ADC
CVBS1
I/O
PORT 3
SYNC
CONTROL
VSYNC
HSYNC/CSYNC
ON
SCREEN
DISPLAY
FREQ.
MULTIP.
PXFM
NMI
INT[7:4]
INT2
256 bytes
Register File
ST9+ CORE
8/16-bit
CPU
Interrupt
Management
RCCU
OSCIN
OSCOUT
RESET
RESETO
P0[7:0]
WSCR
WSCF
CVBS2
R/G/B/FB
PWM[7:0]
SDO/SDI
SCK
INT0
STOUT0
MMU
MCFM
TXCF
TSLU
AIN[4:1]
EXTRG
P2[5:0]
P4[7:0]
P5[1:0]
P3[7:4]
CSO
HT
All alternate functions
(Italic characters)
are mapped on Ports 0, 2, 3, 4 and 5
2
8
4
6
8
VOLTAGE
SYNTHESIS
VSO[2:1]
SDA1/SCL1
SDA2/SCL2
Note 1
: One standard timer on ST92195C devices, two standard timers on ST92195D devices
Note 2
: I²C available on ST92195D devices only
INT7/P2.0
RESET
P0.7
P0.6
P0.5
P0.4
P0.3
AIN4/P0.2
P0.1
P0.0
CSO/RESET0/P3.7
P3.6
P3.5
P3.4
B
G
R
FB
SDA1/SDI/SDO/P5.1
SCL1/SCK/INT2/P5.0
V
DD
JTDO
WSCF
V
PP
/WSCR
AVDD3
TEST0
MCFM
JTCK
P2.1/INT5/AIN1
P2.2/INT0/AIN2
P2.3/INT6/VS01
P2.4/NMI
P2.5/AIN3/INT4/VS02
OSCIN
OSCOUT
P4.7/PWM7/EXTRG/STOUT0
P4.6/PWM6
P4.5/PWM5/SDA2
P4.4/PWM4/SCL2
P4.3/PWM3/TSLU/HT
P4.2/PWM2
P4.1/PWM1
P4.0/PWM0
VSYNC
HSYNC/CSYNC
AVDD1
PXFM
JTRSTO
GND
AGND
CVBS1
CVBS2
JTMS
AVDD2
CVBSO
TXCF
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
G_16010_019.eps
130206
Pin Configuration
Block Diagram