background image

CAT24C01, CAT24C02, CAT24C04, CAT24C08, CAT24C16

http://onsemi.com

4

Table 7. A.C. TEST CONDITIONS

Input Drive Levels

0.2 x V

CC

 to 0.8 x V

CC

Input Rise and Fall Time

v

 50 ns

Input Reference Levels

0.3 x V

CC

, 0.7 x V

CC

Output Reference Level

0.5 x V

CC

Output Test Load

Current Source I

OL

 = 3 mA (V

CC

 

w

 2.5 V); I

OL

 = 1 mA (V

CC 

< 2.5 V); C

L

 = 100 pF

Power

On Reset (POR)

Each CAT24Cxx* incorporates Power

On Reset (POR)

circuitry which protects the internal logic against powering
up in the wrong state.

A CAT24Cxx device will power up into Standby mode

after V

CC

 exceeds the POR trigger level and will power

down into Reset mode when V

CC

 drops below the POR

trigger level. This bi

directional POR feature protects the

device against ‘brown

out’ failure following a temporary

loss of power.

*For common features, the CAT24C01/02/04/08/16 will be
referred to as CAT24Cxx.

Pin Description

SCL

: The Serial Clock input pin accepts the Serial Clock

generated by the Master.

SDA

: The Serial Data I/O pin receives input data and

transmits data stored in EEPROM. In transmit mode, this pin
is open drain. Data is acquired on the positive edge, and is
delivered on the negative edge of SCL.

A0, A1 and A2

: The Address inputs set the device address

when cascading multiple devices. When not driven, these
pins are pulled LOW internally.

WP

: The Write Protect input pin inhibits all write

operations, when pulled HIGH. When not driven, this pin is
pulled LOW internally.

Functional Description

The CAT24Cxx supports the Inter

Integrated Circuit

(I

2

C) Bus data transmission protocol, which defines a device

that sends data to the bus as a transmitter and a device
receiving data as a receiver. Data flow is controlled by a
Master device, which generates the serial clock and all
START and STOP conditions. The CAT24Cxx acts as a
Slave device. Master and Slave alternate as either
transmitter or receiver.

I

2

C Bus Protocol

The I

2

C bus consists of two ‘wires’, SCL and SDA. The

two wires are connected to the V

CC

 supply via pull

up

resistors. Master and Slave devices connect to the 2

wire

bus via their respective SCL and SDA pins. The transmitting
device pulls down the SDA line to ‘transmit’ a ‘0’ and
releases it to ‘transmit’ a ‘1’.

Data transfer may be initiated only when the bus is not

busy (see AC Characteristics).

During data transfer, the SDA line must remain stable

while the SCL line is high. An SDA transition while SCL is
high will be interpreted as a START or STOP condition
(Figure 2). The START condition precedes all commands. It
consists of a HIGH to LOW transition on SDA while SCL
is HIGH. The START acts as a ‘wake

up’ call to all

receivers. Absent a START, a Slave will not respond to
commands. The STOP condition completes all commands.
It consists of a LOW to HIGH transition on SDA while SCL
is HIGH.

NOTE:

 The I/O pins of CAT24Cxx do not obstruct the SCL

and SDA lines if the VCC supply is switched off. During
power

up, the SCL and SDA pins (connected with pull

up

resistors to VCC) will follow the VCC monotonically from
VSS (0 V) to nominal VCC value, regardless of pull

up

resistor value. The delta between the VCC and the
instantaneous voltage levels during power ramping will be
determined by the relation between bus time constant
(determined by pull

up resistance and bus capacitance) and

actual VCC ramp rate.

Device Addressing

The Master initiates data transfer by creating a START

condition on the bus. The Master then broadcasts an 8

bit

serial Slave address. For normal Read/Write operations, the
first 4 bits of the Slave address are fixed at 1010 (Ah). The
next 3 bits are used as programmable address bits when
cascading multiple devices and/or as internal address bits.
The last bit of the slave address, R/W, specifies whether a
Read (1) or Write (0) operation is to be performed. The 3
address space extension bits are assigned as illustrated in
Figure 3. A

2

, A

1

 and A

0

 must match the state of the external

address pins, and a

10

, a

9

 and a

8

 are internal address bits.

Acknowledge

After processing the Slave address, the Slave responds

with an acknowledge (ACK) by pulling down the SDA line
during the 9th clock cycle (Figure 4). The Slave will also
acknowledge the address byte and every data byte presented
in Write mode. In Read mode the Slave shifts out a data byte,
and then releases the SDA line during the 9

th

 clock cycle. As

long as the Master acknowledges the data, the Slave will
continue transmitting. The Master terminates the session by
not acknowledging the last data byte (NoACK) and by
issuing a STOP condition. Bus timing is illustrated in
Figure 5.

Содержание CAT24C01

Страница 1: ...on I2C Bus Inputs SCL and SDA Low power CMOS Technology More than 1 000 000 Program Erase Cycles 100 Year Data Retention Industrial and Extended Temperature Range These Devices are Pb Free Halogen Fre...

Страница 2: ...n pins A0 A1 A2 and WP should not exceed VCC 1 V for more than 20 ns while voltage on the I2C bus pins SCL and SDA should not exceed the absolute maximum ratings irrespective of VCC Table 3 RELIABILIT...

Страница 3: ...t level exceeds the trip point of the CMOS input buffer 0 5 x VCC the strong pull down reverts to a weak current source Table 6 A C CHARACTERISTICS Note 6 VCC 1 8 V to 5 5 V TA 40 C to 125 C and VCC 1...

Страница 4: ...to transmit a 1 Data transfer may be initiated only when the bus is not busy see AC Characteristics During data transfer the SDA line must remain stable while the SCL line is high An SDA transition wh...

Страница 5: ...a8 R W CAT24C04 1 0 1 0 A2 A1 A0 R W CAT24C01 and CAT24C02 Figure 3 Slave Address Bits 1 8 9 START SCL FROM MASTER BUS RELEASE DELAY TRANSMITTER BUS RELEASE DELAY RECEIVER DATA OUTPUT FROM TRANSMITTER...

Страница 6: ...OP condition the address counter wraps around to the beginning of page and previously transmitted data will be overwritten Once all sixteen bytes are received and the STOP condition has been sent by t...

Страница 7: ...Byte n SCL SDA Figure 7 Write Cycle Timing A C K A C K A C K S T O P S A C K A C K S T A R T P SLAVE ADDRESS n 1 P v 15 ADDRESS BYTE n n 1 n P BUS ACTIVITY MASTER SLAVE DATA BYTE DATA BYTE DATA BYTE...

Страница 8: ...T24Cxx then responds with its acknowledge and sends the requested data byte The Master device does not acknowledge the data NoACK but will generate a STOP condition Figure 11 Sequential Read If during...

Страница 9: ...A1 A2 E eB c TOP VIEW SIDE VIEW END VIEW PIN 1 IDENTIFICATION Notes 1 All dimensions are in millimeters 2 Complies with JEDEC MS 001 SYMBOL MIN NOM MAX A A1 A2 b b2 c D e E1 L 0 38 2 92 0 36 6 10 1 1...

Страница 10: ...SSUE O E1 E A A1 h L c e b D PIN 1 IDENTIFICATION TOP VIEW SIDE VIEW END VIEW Notes 1 All dimensions are in millimeters Angles in degrees 2 Complies with JEDEC MS 012 SYMBOL MIN NOM MAX A A1 b c D E E...

Страница 11: ...A2 A1 e b D c A TOP VIEW SIDE VIEW END VIEW q1 L1 L Notes 1 All dimensions are in millimeters Angles in degrees 2 Complies with JEDEC MO 153 SYMBOL MIN NOM MAX A A1 A2 b c D E E1 e L1 0 8 L 0 05 0 80...

Страница 12: ...P VIEW SIDE VIEW END VIEW L1 L2 L DETAIL A DETAIL A Notes 1 All dimensions are in millimeters Angles in degrees 2 Complies with JEDEC MO 187 SYMBOL MIN NOM MAX q A A1 A2 b c D E E1 e L 0 6 L2 0 05 0 7...

Страница 13: ...D A2 TOP VIEW SIDE VIEW BOTTOM VIEW PIN 1 INDEX AREA FRONT VIEW A1 A L D2 Notes 1 All dimensions are in millimeters 2 Complies with JEDEC MO 229 SYMBOL MIN NOM MAX A 0 70 0 75 0 80 A1 0 00 0 02 0 05...

Страница 14: ...2 A1 e b D c A TOP VIEW SIDE VIEW END VIEW L1 L L2 Notes 1 All dimensions are in millimeters Angles in degrees 2 Complies with JEDEC MO 193 SYMBOL MIN NOM MAX q A A1 A2 b c D E E1 e L 0 8 L1 L2 0 01 0...

Страница 15: ...ITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION TRIMMED LEAD NOT TO EXTEND MORE THAN 0 2 FROM BODY DIM MIN MAX MILLIMETERS A 3 00 BSC B 1 50 BSC C 0 90 1 10 D 0 25 0 50 G 0 95 BSC H 0 01 0 10 J 0 10...

Страница 16: ...IDENTIFICATION DAP SIZE 1 8 x 1 8 DETAIL A D A1 b e A TOP VIEW SIDE VIEW FRONT VIEW DETAIL A BOTTOM VIEW A3 0 065 REF 0 0 0 05 A3 Notes 1 All dimensions are in millimeters 2 Refer JEDEC MO 236 MO 252...

Страница 17: ...LL DIAMETER PARALLEL TO DATUM C 2X DIM A MIN MAX 0 28 MILLIMETERS A1 D 0 84 BSC E b 0 16 0 20 e 0 40 BSC 0 38 D E A B PIN A1 REFERENCE e 0 05 C 4X b 1 2 B A 0 10 C A1 A2 C 0 08 0 12 0 86 BSC 0 10 C 2X...

Страница 18: ...THE MAXIMUM CON TACT BALL DIAMETER PARALLEL TO DATUM C 2X DIM A MIN MAX 0 29 MILLIMETERS A1 D 0 86 BSC E b 0 14 0 18 e 0 30 BSC 0 39 D E A B PIN A1 REFERENCE e 0 05 C 5X b 1 3 C A 0 10 C A1 A C 0 10 0...

Страница 19: ...eel CAT24C02YE GT3 C02H TSSOP 8 Extended NiPdAu Tape Reel 3 000 Units Reel CAT24C02YE GT3A C02H TSSOP 8 Extended NiPdAu Tape Reel 3 000 Units Reel CAT24C02VP2I GT3 C1T TDFN 8 Industrial NiPdAu Tape Re...

Страница 20: ...ecific Device Marking Package Type Temperature Range Note 12 Lead Finish Shipping CAT24C08WI G 24C08K SOIC 8 Industrial NiPdAu Tube 100 Units Tube CAT24C08WI GT3 24C08K SOIC 8 Industrial NiPdAu Tape R...

Страница 21: ...changes without further notice to any products herein SCILLC makes no warranty representation or guarantee regarding the suitability of its products for any particular purpose nor does SCILLC assume...

Отзывы:

Похожие инструкции для CAT24C01