NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
193 of 345
Bit
Symbol
Access
Value
Description
2
IDLE_IRQ_ENABLE
R
0*, 1
If this bit is 1 the corresponding IRQ can propagate to the
CPUs IRQ controller
1
TX_IRQ_ENABLE
R
0*, 1
If this bit is 1 the corresponding IRQ can propagate to the
CPUs IRQ controller
0
RX_IRQ_ENABLE
R
0*, 1
If this bit is 1 the corresponding IRQ can propagate to the
CPUs IRQ controller
[1] Bit-field are either set by HAL or use default value from CLIF EEPROM default settings
Table 241. CLIF_INT_CLR_STATUS_REG register (address 3FE8h)
* = reset value
Bit
Symbol
Access
Value
Description
31:30
RESERVED
R
0
Reserved
29
AGC_RFOFF_DET_
IRQ_CLR_STATUS
R
0, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
28
TX_DATA_REQ_IRQ_CLR_S
TATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
27
RX_DATA_AV_IRQ_CLR_ST
ATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
26
RX_BUFFER_OVERFLOW_I
RQ_CLR_STATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
25
TX_WATERLEVEL_IRQ_CLR
_STATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
24
RX_WATERLEVEL_IRQ_CLR
_STATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
23
RESERVED
R
0
Reserved
22
RX_SC_DET_IRQ_CLR_STA
TUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
21
RX_SOF_DET_IRQ_CLR_ST
ATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
20
RX_EMD_IRQ_CLR_STATUS R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
19
TIMER3_IRQ_CLR_STATUS R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
18
TIMER2_IRQ_CLR_STATUS R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
17
TIMER1_IRQ_CLR_STATUS R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
16
TIMER0_IRQ_CLR_STATUS R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
15
CLOCK_ERROR_IRQ_CLR_
STATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag
14
INTERNAL_USE
R
0*, 1
For internal use
13
INTERNAL_USE
R
0*, 1
For internal use
12
RF_ACTIVE_ERROR_IRQ_CL
R_STATUS
R
0*, 1
Writing 1 to this register does clear the corresponding IRQ
STATUS flag